## Clarification for SV-BC 18h and 18i

Rev 0.3

## 3.1 (Informative) 2<sup>nd</sup> paragraph

OLD: See section 3.3.1. New See sections 3.3.1 and 5.6.

# 5.1 (Informative) 3<sup>rd</sup> paragraph

#### OLD:

Verilog 2001 constants are literals, parameters, localparams and specparams. Verilog 2001 also has variables and nets. Variables must be written by procedural statements, and nets must be written by continuous assignments or ports.

#### NEW:

Verilog 2001 constants are literals, parameters, localparams and specparams. Verilog 2001 also has variables and nets. Variables must be written by procedural statements, and nets must be driven by continuous assignments or ports. SystemVerilog extends the functionality of variables by allowing them to either be written by procedural statements or driven by a single continuous assignment, like a wire. Since the keyword **reg** no longer describe the users intent in many cases, the keyword **logic** is added as a more accurate description that is equivalent to **reg**. Verilog 2001 has already deprecated the use of the term *register* in favor of *variable*.

### 5.6 Nets, regs, and Other Variables

Replace with:

Verilog 2001 states that a net can be written by one or more continuous assignments, primitive outputs or through module ports. The resultant value of multiple drivers is determined by the resolution function of the net type. A net cannot be procedurally assigned. If a net on one side of a port is driven by a variable on the other side, a continuous assignment is implied. A **force** statement can override the value of a net. When released, it returns to resolved value.

Verilog 2001 also states that one or more procedural statements can write to variables, including procedural continuous assignments. The last write determines the value. A variable cannot be continiously assigned. The **force** statement overrides the procedural assign statement, which in turn overrides the normal assignments. A variable cannot be written through a port, it must go through an implicit continuous assignment to a net.

In SystemVerilog, all variables can now be written either by one continuous assignment, or by one or more procedural statements, including procedural continuous assignments. It shall be an error to have multiple continuous assignments or a mixture of procedural and continuous assignments writing to the same variable. All data types may write through a port.

SystemVerilog variables may be packed or unpacked aggregates of other types. The assignments made to each element of a variable are independently examined using the longest static prefix rules. (See section TDB- SV-BC21) *[Note: This will define an assignment like* a[i] = expr; *to be treated as an assignment to all elements of an array]* It shall be an error to have a packed structure or array type written with a mixture of procedural and continuous assignments. Thus, an unpacked structure or array can have one element assigned procedurally, and another element assigned continuously. And, each element of a packed structure or array may each have a single continuous assignment. For example, assume the following structure declaration:

```
struct {
    bit [7:0] A;
    bit [7:0] B;
    char C;
}
abc;
```

The following statements are legal assignments to struct abc:

```
assign abc.C = sel ? 8'hBE : 8'hEF;
not(abc.A[0],abc.B[0]), (abc.A[1],abc.B[1]), (abc.A[2],abc.B[2]),
(abc.A[3],abc.B[3]);
always @(posedge clk) abc.B <= abc.B + 1;</pre>
```

The following additional statements are illegal assignments to struct abc:

```
// Multiple continuous assignments to abc.C
assign abc.C = sel ? 8'hDE : 8'hED;
// Mixing continuous and procedural assignments to abc.A
always @(posedge clk) abc.A[7:4] <= !abc.B[7:4];</pre>
```

For the purposes of the preceding rule, a declared variable initialization or a procedural continuous assignment is considered a procedural assignment. A **force** statement is neither a continuous or procedural assignment. A **release** statement will not change the variable until there is another procedural assignment, or will schedule a reevaluation of the continuous assignment driving it. A single **force** or **release** statement shall not be applied to a whole or part of a variable that is being assigned by a mixture of continuous and procedural assignments.

A continuous assignment is implied when a variable is connected to an **input** port declaration. This makes assignments to a variable declared as an **input** port illegal. A continuous assignment is implied when a variable is connected the **output** port of an instance. This makes procedural or continuous assignments to a variable connected to the **output** port of an instance illegal.

SystemVerilog variables cannot be connected to either side of an inout port. SystemVerilog introduces the concept of shared variables across ports with the var port type. See section 12.8 (port connections) for more information about ports and port connection rules.

The compiler may issue a warning if a continuous assignment could drive strengths other then St0, St1, StX, or HiZ to a variable. In any case, SystemVerilog applies automatic type conversion to the assignment, and the strength is lost.

Note that a SystemVerilog variable cannot have an implicit continuous assignment as part of its declaration, the way a net can. An assignment as part of the logic declaration is a variable initialization, not a continuous assignment. For example:

```
wire w = vara & varb; // continuous assignment
logic v = consta & constb; // initial procedural assignment
logic vw; // no initial assignment
assign vw = vara & varb; // continuous assignment to a logic
real circ;
assign circ = 2.0 * PI * R; // continuous assignment to a real
```